

# **16-BIT, 500-KSPS, SERIAL INTERFACE MICROPOWER, MINIATURE, SAR ANALOG-TO-DIGITAL CONVERTER**

- •
- •
- •**Zero Latency at Full Speed**
- **Unipolar, Differential Input, Range: –Vref to Vref**
- • **SPI Compatible Serial Interface with Daisy Chain Option**
- Excellent Performance:
	- **– 95.2dB SNR Typ at 10-kHz** digital host. **I/P**
		- -108dB THD Typ at 10-kHz I/P
		-
	- **– ±0.75 LSB Max DNL**
- • **Low Power Dissipation: 18 mW Typ at 500 KSPS**
- • **Power Scales Linearly with Speed: 3.6 mW/100 KSPS**
- **Power Dissipation During Power-Down State: 0.25** µ**W Typ**
- **10-Pin MSOP and SON Packages**

# **APPLICATIONS**

- •**Battery Powered Equipments**
- •**Data Acquisition Systems**
- •**Instrumentation and Process Control**
- •**Medical Electronics**
- •**Optical Networking**

# **<sup>1</sup>FEATURES DESCRIPTION**

**500-kHz Sample Rate** The ADS8318 is a 16-bit, 500-KSPS analog-to-digital **16-Bit Resolution** converter. It operates with <sup>a</sup> 2.048-V to 5.5-V external reference. The device includes <sup>a</sup> capacitor based, SAR A/D converter with inherent sample and hold.

> The devices includes <sup>a</sup> 50-MHz SPI compatible serial interface. The interface is designed to support daisy chaining or cascading of multiple devices. Also <sup>a</sup> **Busy Indicator makes it easy to synchronize with the digital host.**

The ADS8318 unipolar differential input range supports <sup>a</sup> differential input swing of –Vref **– ±1.0 LSB Max INL** to +Vref with a common-mode of  $+V_{ref}/2$ .

> Device operation is optimized for very low power operation, and the power consumption directly scales with speed. This feature makes it attractive for lower speed applications.

It is available in 10-pin MSOP and SON packages.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# **[ADS8318](http://focus.ti.com/docs/prod/folders/print/ads8318.html)**



#### SLAS568-MAY 2008 www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION(1)**



(1) For the most current specifications and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>



(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# **SPECIFICATIONS**

 $T_A = -40^{\circ}$ C to 85 $^{\circ}$ C, +VA = 5 V, +VBD = 5 V to 2.375 V, V<sub>ref</sub> = 4 V,  $f_{SAMPLE}$  = 500 kHz (unless otherwise noted)



(1) Ideal input span, does not include gain or offset error.

(2) This is endpoint INL, not best fit.

(3) LSB means least significant bit

(4) Measured relative to actual measured reference.



#### SLAS568-MAY 2008 **www.ti.com**

#### **SPECIFICATIONS (continued)**

 $T_A = -40^{\circ}$ C to 85°C, +VA = 5 V, +VBD = 5 V to 2.375 V, V<sub>ref</sub> = 4 V,  $f_{SAMPLE}$  = 500 kHz (unless otherwise noted)



(6) Can vary ±20%

(5) Calculated on the first nine harmonics of the input frequency<br>
(6) Can vary  $\pm 20\%$ <br>
(7) Device automatically enters power-down state at the end of  $\epsilon$ (7) Device automatically enters power-down state at the end of every conversion, and continues to be in power-down state as long as it is in acquistion phase.



### **TIMING REQUIREMENTS**

All specifications typical at –40°C to 85°C, +VA = 5 V, +VBD ≥ 4.5 V



**EXAS INSTRUMENTS** 

#### SLAS568-MAY 2008 www.ti.com

### **TIMING REQUIREMENTS**

All specifications typical at  $-40^{\circ}$ C to 85 $^{\circ}$ C, +VA = 5 V, +4.5 V > +VBD ≥ 2.375 V





# **Figure 1. Load Circuit for Digital Interface Timing**



**Figure 2. Voltage Levels for Timing**



## **PIN ASSIGNMENTS**



#### **Terminal Functions**



# **TYPICAL CHARACTERISTICS**





SLAS568-MAY 2008 www.ti.com www.ti.com







SLAS568-MAY 2008 www.ti.com www.ti.com





Texas **INSTRUMENTS** 

**www.ti.com** SLAS568-MAY 2008



Texas **INSTRUMENTS** 

SLAS568-MAY 2008 **www.ti.com** 







### **DETAILED DESCRIPTIONS AND TIMING DIAGRAMS**

The ADS8318 is <sup>a</sup> high-speed, low power, successive approximation register (SAR) analog-to-digital converter (ADC) that uses an external reference. The architecture is based on charge redistribution, which inherently includes <sup>a</sup> sample/hold function.

The ADS8318 is <sup>a</sup> single channel device. The analog input is provided to two input pins: +IN and -IN. When <sup>a</sup> conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While <sup>a</sup> conversion is in progress, both +IN and -IN inputs are disconnected from any internal function.

The ADS8318 has an internal clock that is used to run the conversion, and hence the conversion requires <sup>a</sup> fixed amount of time. After <sup>a</sup> conversion is completed, the device reconnects the sampling capacitors to the +IN and –IN pins, and the device is in the acquisition phase. During this phase the device is powered down and conversion data can be read.

The device digital output is available in SPI compatible format. It easily interfaces with microprocessors, DSPs, or FPGAs.

This is <sup>a</sup> low pin count device; however, it offers six different options for the interface. They can be grossly classified as *CS mode* (3- or 4-wire interface) and *daisy chain mode*. In both modes it can either be with or without <sup>a</sup> *busy indicator*, where the busy indicator is <sup>a</sup> bit preceeding the 16-bit serial data.

The *3-wire interface CS mode* is useful for applications which need galvanic isolation on-board, where as *4-wire interface CS mode* makes it easy to control an individual device while having multiple devices on-board. The *daisy chain mode* is provided to hook multiple devices in <sup>a</sup> chain like <sup>a</sup> shift register and is useful to reduce component count and the number signal traces on the board.

# **CS MODE**

*CS Mode* is selected if SDI is high at the rising edge of CONVST. As indicated before there are four different interface options available in this mode, namely *3-wire CS mode without busy indicator*, *3-wire CS mode with busy indicator*, *4-wire CS mode without busy indicator*, *4-wire CS mode with busy indicator*. The following section discusses these interface options in detail.

#### **3-Wire CS Mode Without Busy Indicator**





The three wire interface option in  $\overline{CS}$  mode is selected if SDI is tied to +VBD (see Figure 45). In the three wire interface option, CONVST acts like  $\overline{\text{CS}}$ . As shown in [Figure](#page-13-0) 46, the device samples the input signal and enters the conversion phase on the rising edge of CONVST, at the same time SDO goes to 3-state. Conversion is done with the internal clock and it continues irrespective of the state of CONVST. As a result it is possible to bring CONVST (acting as CS) low after the start of the conversion to select other devices on the board. But it is absolutely necessary that CONVST is high again before the minimum conversion time (*t cnv* in timing requirements table) is elapsed. A high level on CONVST at the end of the conversion ensures the device does not generate <sup>a</sup> busy indicator.



#### <span id="page-13-0"></span>SLAS568-MAY 2008 www.ti.com www.ti

When the conversion is over, the device enters the acquisition phase and powers down. On the falling edge of CONVST, SDO comes out of three state, and the device outputs the MSB of the data. After this, the device outputs the next lower data bits on every falling edge of SCLK. SDO goes to 3-state after the 16<sup>th</sup> falling edge of SCLK or CONVST high, whichever occurs first. It is necessary that the device sees <sup>a</sup> minimum of 15 falling edges of SCLK during the low period of CONVST.



**Figure 46. Interface Timing Diagram, 3 Wire CS Mode Without Busy Indicator (SDI <sup>=</sup> 1)**

### **3 Wire CS Mode With Busy Indicator**



**Figure 47. Connection Diagram, 3 Wire CS Mode With Busy Indicator**

The three wire interface option in  $\overline{CS}$  mode is selected if SDI is tied to  $+\overline{VBD}$  (see Figure 47). In the three wire interface option, CONVST acts like  $\overline{\text{CS}}$ . As shown in [Figure](#page-14-0) 48, the device samples the input signal and enters the conversion phase on the rising edge of CONVST, at the same time SDO goes to 3 state. Conversion is done with the internal clock and it continues irrespective of the state of CONVST. As a result it is possible to toggle CONVST (acting as  $\overline{CS}$ ) after the start of the conversion to select other devices on the board. But it is absolutely necessary that CONVST is low again before the minimum conversion time (t<sub>cnv</sub> in timing requirements table) is elapsed and continues to stay low until the end of maximum conversion time. A low level on the CONVST input at the end of <sup>a</sup> conversion ensures the device generates <sup>a</sup> busy indicator.

When the conversion is over, the device enters the acquisition phase and powers down, and the device forces SDO out of three state and outputs <sup>a</sup> busy indicator bit (low level). The device outputs the MSB of data on the first falling edge of SCLK after the conversion is over and continues to output the next lower data bits on every subsequent falling edge of SCLK. SDO goes to three state after the 17<sup>th</sup> falling edge of SCLK or CONVST high, whichever occurs first. It is necessary that the device sees a minimum of 16 falling edges of SCLK during the low period of CONVST.

<span id="page-14-0"></span>



**Figure 48. Interface Timing Diagram, 3 Wire CS Mode With Busy Indicator (SDI <sup>=</sup> 1)**

#### **4 Wire CS Mode Without Busy Indicator**



**Figure 49. Connection Diagram, 4 Wire CS Mode Without Busy Indicator**

As mentioned before for selecting *CS mode* it is necessary that SDI is high at the time of the CONVST rising edge. Unlike in *three wire interface option*, SDI is controlled by digital host and acts like CS. As shown in [Figure](#page-15-0) 50, SDI goes to <sup>a</sup> high level before the rising edge of CONVST. The rising edge of CONVST while SDI is high selects CS mode, forces SDO to three state, samples the input signal, and the device enters the conversion phase. In the 4 wire interface option CONVST needs to be at <sup>a</sup> high level from the start of the conversion until all of the data bits are read. Conversion is done with the internal clock and it continues irrespective of the state of SDI. As a result it is possible to bring SDI (acting as  $\overline{CS}$ ) low to select other devices on the board. But it is absolutely necessary that SDI is high again before the minimum conversion time (t<sub>cnv</sub> in timing requirements table) is elapsed.

When the conversion is over, the device enters the acquisition phase and powers down. SDI falling edge can occur after the maximum conversion time (t<sub>cnv</sub> in timing requirements table). Note that it is necessary that SDI is high at the end of the conversion, so that the device does not generate <sup>a</sup> *busy indicator*. The falling edge of SDI



#### <span id="page-15-0"></span>SLAS568-MAY 2008 www.ti.com www.ti

brings SDO out of 3-state and the device outputs the MSB of the data. Subsequent to this the device outputs the next lower data bits on every falling edge of SCLK. SDO goes to three state after the 16<sup>th</sup> falling edge of SCLK or SDI  $(\overline{CS})$  high, whichever occurs first. As shown in [Figure](#page-14-0) 49, it is possible to hook multiple devices on the same data bus. In this case the second device SDI (acting as  $\overline{CS}$ ) can go low after the first device data is read and device 1 SDO is in three state.



Care needs to be taken so that CONVST and SDI are not low together at any time during the cycle.

**Figure 50. Interface Timing Diagram, 4 Wire CS Mode Without Busy Indicator**

### **4 Wire CS Mode With Busy Indicator**



**Figure 51. Connection Diagram, 4 Wire CS Mode With Busy Indicator**

As mentioned before for selecting *CS mode* it is necessary that SDI is high at the time of the CONVST rising edge. Unlike in the *three wire interface option*, SDI is controlled by the digital host and acts like CS. As shown in [Figure](#page-16-0) 52, SDI goes to <sup>a</sup> high level before the rising edge of CONVST. The rising edge of CONVST while SDI is high selects CS mode, forces SDO to three state, samples the input signal, and the device enters the conversion phase. In the 4 wire interface option CONVST needs to be at <sup>a</sup> high level from the start of the conversion until all of the data bits are read. Conversion is done with the internal clock and it continues irrespective of the state of SDI. As a result it is possible to toggle SDI (acting as  $\overline{CS}$ ) to select other devices on the board. But it is absolutely necessary that SDI is low before the minimum conversion time (t<sub>cnv</sub> in timing requirements table) is elapsed and continues to stay low until the end of the maximum conversion time. A low level on the SDI input at the end of <sup>a</sup> conversion ensures the device generates <sup>a</sup> busy indicator.

When the conversion is over, the device enters the acquisition phase and powers down, forces SDO out of three state, and outputs <sup>a</sup> busy indicator bit (low level). The device outputs the MSB of the data on the first falling edge of SCLK after the conversion is over and continues to output the next lower data bits on every falling edge of SCLK. SDO goes to three state after the 17<sup>th</sup> falling edge of SCLK or SDI ( $\overline{\text{CS}}$ ) high, whichever occurs first.

<span id="page-16-0"></span>



Care needs to be taken so that CONVST and SDI are not low together at any time during the cycle.

**Figure 52. Interface Timing Diagram, 4 Wire CS Mode With Busy Indicator**

### **Daisy Chain Mode**

Daisy chain mode is selected if SDI is low at the time of CONVST rising edge. This mode is useful to reduce wiring and hardware like digital isolators in the applications where multiple (ADC) devices are used. In this mode all of the devices are connected in <sup>a</sup> chain (SDO of one device connected to the SDI of the next device) and data transfer is analogous to <sup>a</sup> shift register.

Like CS mode even this mode offers operation with or without <sup>a</sup> busy indicator. The following section discusses these interface options in detail.

#### **Daisy Chain Mode Without Busy Indicator**





Refer to Figure 53 for the connection diagram. SDI for device 1 is tied to ground and SDO of device 1 goes to SDI of device 2 and so on. SDO of the last device in the chain goes to the digital host. CONVST for all of the devices in the chain are tied together. In this mode there is no  $\overline{CS}$  signal. The device SDO is driven low when



#### <span id="page-17-0"></span>SLAS568-MAY 2008 www.ti.com www.ti

SDI and CONVST are low together. The rising edge of CONVST while SDI is low selects daisy chain mode and the device samples the analog input and enters the conversion phase. It is necessary that SCLK is low at the rising edge of CONVST so that the device does not generate <sup>a</sup> busy indicator at the end of the conversion. In this mode CONVST continues to be high from the start of the conversion until all of the data bits are read. Once started, conversion continues irrespective of the state of SCLK.

At the end of the conversion, every device in the chain initiates output of its conversion data starting with the MSB bit. Further the next lower data bit is output on every falling edge of SCLK. While every device outputs its data on the SDO pin, it also receives previous device data on the SDI pin (other than device #1) and stores it in the shift register. The device latches incoming data on every falling edge of SCLK. SDO of the first device in the chain goes low after the 16th falling edge of SCLK. All subsequent devices in the chain output the stored data from the previous device in MSB first format immediately following their own data word.



It needs 16  $\times$  N clocks to read data for N devices in the chain.

**Figure 54. Interface Timing Diagram, Daisy Chain Mode Without Busy Indicator**

### **Daisy Chain Mode With Busy Indicator**



**Figure 55. Connection Diagram, Daisy Chain Mode With Busy Indicator (SDI <sup>=</sup> 0)**

Refer to Figure 55 for the connection diagram. SDI for device 1 is wired to it's CONVST and CONVST for all the devices in the chain are wired together. SDO of device 1 goes to SDI of device 2 and so on. SDO of the last device in the chain goes to the digital host. In this mode there is no  $\overline{CS}$  signal. On the rising edge of CONVST, all of the device in the chain sample the analog input and enter the conversion phase. For the first device, SDI

<span id="page-18-0"></span>

and CONVST are wired together, and the setup time of SDI to rising edge of CONVST is adjusted so that the device still enters chain mode even though SDI and CONVST rise together. It is necessary that SCLK is high at the rising edge of CONVST so that the device generates <sup>a</sup> busy indicator at the end of the conversion. In this mode, CONVST continues to be high from the start of the conversion until all of the data bits are read. Once started, conversion continues irrespective of the state of SCLK.

At the end of the conversion, all the devices in the chain generate busy indicators. On the first falling edge of SCLK following the busy indicator bit, all of the devices in the chain output their conversion data starting with the MSB bit. After this the next lower data bit is output on every falling edge of SCLK. While every device outputs its data on the SDO pin, it also receives the previous device data on the SDI pin (except for device #1) and stores it in the shift register. Each device latches incoming data on every falling edge of SCLK. SDO of the first device in the chain goes high after the 17<sup>th</sup> falling edge of SCLK. All subsequent devices in the chain output the stored data from the pervious device in MSB first format immediately following their own data word. It needs  $16 \times N + 1$ clock pulses to read data for N devices in the chain.



**Figure 56. Interface Timing Diagram, Daisy Chain Mode With Busy Indicator**

**[ADS8318](http://focus.ti.com/docs/prod/folders/print/ads8318.html)**

SLAS568-MAY 2008 www.ti.com www.ti



# **APPLICATION INFORMATION**

### **ANALOG INPUT**

When the converter samples the input, the voltage difference between the  $+IN$  and  $-IN$  inputs is captured on the internal capacitor array. The voltage on the +IN and –IN inputs individually is limited between GND –0.1 V and  $V_{ref}$  + 0.1 V; where as the differential signal range  $[(+IN) - (-IN)]$  is  $2V_{ref}$  (-V<sub>ref</sub> to +V<sub>ref</sub>) with a common mode of  $(V_{ref}/2)$ . This allows the input to reject small signals which are common to both the +IN and –IN inputs.

The (peak) input current through the analog inputs depends upon <sup>a</sup> number of factors: sample rate, input voltage, and source impedance. The current into the ADS8318 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (59 pF) to <sup>a</sup> 18-bit settling level within the minimum acquisition time. When the converter goes into hold mode, the input impedance is greater than 1 GΩ.

Care must be taken regarding the absolute analog input voltage. To maintain linearity of the converter, the +IN and -IN inputs and the span  $(+\text{IN} - (-\text{IN}))$  should be within the limits specified. Outside of these ranges, converter linearity may not meet specifications.

Care should be taken to ensure that the output impedance of the sources driving the +IN and –IN inputs are matched. If this is not observed, the two inputs could have different settling times. This may result in an offset error, gain error, and linearity error which change with temperature and input voltage.



**Figure 57. Input Equivalent Circuit**

### **DRIVER AMPLIFIER CHOICE**

The analog input to the converter needs to be driven with <sup>a</sup> low noise, op-amp like the THS4031, OPA211. An RC filter is recommended at the input pins to low-pass filter the noise from the source. Two resistors of  $5\Omega$  and a differential capacitor of 1nF is recommended. The input to the converter is <sup>a</sup> unipolar input voltage in the range 0 V to  $V_{ref}$ . The minimum –3dB bandwidth of the driving operational amplifier can be calculated as:

f3db =  $(ln(2) \times (n+2))/(2\pi \times tACQ)$ 

where n is equal to 16, the resolution of the ADC (in the case of the ADS8318). When  $t_{ACQ}$  = 600 ns (minimum acquisition time), the minimum bandwidth of the driving circuit is ~3 MHz (including RC following the driver OPA). The bandwidth can be relaxed if the acquisition time is increased by the application.

Typically <sup>a</sup> low noise OPA with ten times or higher bandwidth is selected. The driving circuit bandwidth is adjusted (to the required value) with <sup>a</sup> RC following the OPA. The OPA211 or THS4031 from Texas Instruments is recommended for driving high-resolution high-speed ADCs.

# **DRIVER AMPLIFIER CONFIGURATIONS**

#### **Configuration for Unipolar Differential Input**

It is better to use a unity gain, noninverting buffer configuration for a unipolar, differential input having a  $\pm V_{ref}$ signal range with  $V_{ref}/2$  common-mode. As explained before a RC following the OPA limits the input circuit bandwidth just enough for 16-bit settling. Note higher bandwidth reduces the settling time (beyond what is needed) but increases the noise in the ADC sampled signal, and hence the ADC output.





**Figure 58. Unipolar Differential Input Drive Configuration**

### **Configuration for Bipolar Single-Ended Input**

The following circuit shows <sup>a</sup> way to convert <sup>a</sup> single-ended bipolar input to the unipolar differential input needed for for converter. Note that the higher values of the resistors at the input of the top OPA may reduce power consumption of the circuit but increase noise in the driving circuit. One can choose these components based on application needs.



OPA Shown is THS4031 or OPA211

### **Figure 59. Bipolar Single-Ended Input Drive Configuration**

### **REFERENCE**

The ADS8318 can operate with an external reference with a range from 2.048 V to  $V_{DD}$  + 0.1 V. A clean, low noise, well-decoupled reference voltage on this pin is required to ensure good performance of the converter. A low noise band-gap reference like the REF5050 can be used to drive this pin as shown in [Figure](#page-21-0) 60 and [Figure](#page-21-0) 61. The capacitor should be placed as close as possible to the pins of the device.



<span id="page-21-0"></span>

**Figure 60. External Reference Driving Circuit**



**Figure 61. Direct External Reference Driving Circuit**

# **POWER SAVING**

The ADS8318 has an auto power-down feature. The device powers down at the end of every conversion. The input signal is acquired on sampling capacitors while the device is in the power-down state, and at the same time the conversion results are available for reading. The device powers up by itself on the start of the conversion. As discussed before, the conversion runs on an internal clock and takes <sup>a</sup> fixed time. As <sup>a</sup> result, device power consumption is directly proportional to the speed of operation.

# **DIGITAL OUTPUT**

As discussed before (in the *DESCRIPTION and TIMING DIAGRAMS* sections) the device digital output is SPI compatible. The following table lists the output codes corresponding to various analog input voltages.



# **SCLK INPUT**

The device uses SCLK for serial data output. Data is read after the conversion is over and the device is in the acquisition phase. It is possible to use <sup>a</sup> free running SCLK for the device, but it is recommended to stop the clock during <sup>a</sup> conversion, as the clock edges can couple with the internal analog circuit and can affect conversion results.

**IMENTS** 

## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS TRUMENTS** www.ti.com 26-Sep-2008

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**





DGS (S-PDSO-G10)

PLASTIC SMALL-OUTLINE PACKAGE



А. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. **B.**
- Body dimensions do not include mold flash or protrusion.  $C.$
- D. Falls within JEDEC MO-187 variation BA.



# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- Small Outline No-Lead (SON) package configuration. Ç.
- $\bigwedge$ The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- $\not\mathbb{R}\setminus\mathbb{R}$  Metalized features are supplier options and may not be on the package.





# THERMAL PAD MECHANICAL DATA

DRC (S-PVSON-N10)

#### THERMAL INFORMATION

This version of the package has no exposed thermal pad. This must be accounted for when estimating thermal performance.

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report,<br>Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.





Exposed Thermal Pad Dimensions

DRC (S-PVSON-N10)



- NOTES: A. All linear dimensions are in millimeters.
	- B. This drawing is subject to change without notice.
	- C. Publication IPC-7351 is recommended for alternate designs.
	- D.
	- This package does not have a center thermal pad. Refer to Application Note, Quad Flat—Pack<br>Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
	- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
	- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute <sup>a</sup> license from TI to use such products or services or <sup>a</sup> warranty or endorsement thereof. Use of such information may require <sup>a</sup> license from <sup>a</sup> third party under the patents or other intellectual property of the third party, or <sup>a</sup> license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where <sup>a</sup> failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated